# DEVICE PERFORMANCE SPECIFICATION

Revision 4.0 MTD/PS-0484 October 30, 2008



# KODAK KAI-0330 IMAGE SENSOR

648 (H) X 484 (V) INTERLINE TRANSFER PROGRESSIVE SCAN CCD





# CONTENTS

| Summary Specification                               |    |
|-----------------------------------------------------|----|
| Description                                         | 4  |
| Features                                            | 4  |
| Applications                                        | 4  |
| Ordering Information                                | 5  |
| Device Description                                  | 6  |
| Architecture                                        | 6  |
| Image Acquisition                                   | 7  |
| Charge Transport                                    | 7  |
| Output Structure                                    | 8  |
| Electronic Shutter                                  | 9  |
| Physical Description                                | 10 |
| Pin Description and Device Orientation              | 10 |
| Imaging Performance                                 | 11 |
| Electro-Optical for KAI-0330-CBA                    | 11 |
| Electro-Optical for KAI-0330-ABA                    | 11 |
| CCD Image Specifications                            | 12 |
| Output Amplifier @ $V_{DD}$ = 15V, $V_{SS}$ = 0.0V  | 12 |
| General                                             | 12 |
| Typical Performance Curves                          | 13 |
| Color with Microlens Quantum Efficiency             | 13 |
| Monochrome with Microlens Quantum Efficiency        | 14 |
| Angular Quantum Efficiency                          | 15 |
| Typical Photoresponse                               | 16 |
| Saturation Signal versus Substrate Voltage          | 17 |
| Frame Rate                                          | 18 |
| Defect Definitions                                  | 19 |
| Operational Conditions                              | 19 |
| Specifications                                      | 19 |
| Operation                                           | 20 |
| Absolute Maximum Ratings                            | 20 |
| DC Operating Conditions                             |    |
| AC Clock Level Conditions                           |    |
| Timing                                              |    |
| Requirement and Characteristics                     |    |
| Frame Timing - Single Register Readout              |    |
| Line Timing - Single Register Readout               | 24 |
| Pixel Timing - Single Register Readout              |    |
| Electronic Shutter Timing - Single Register Readout |    |
| Frame Timing - Dual Register Readout                |    |
| Line Timing - Dual Register Readout                 |    |
| Pixel Timing - Dual Register Readout                |    |
| Fast Dump Timing – Removing Four Lines              |    |
| Binning – Two to One Line Binning                   |    |
| Timing – Sample Video Waveform                      |    |
| Storage And Handling                                |    |
| Climatic Requirements                               |    |
| ESD                                                 | 34 |



| Cover Glass Care and Cleanliness                       | 34 |
|--------------------------------------------------------|----|
| Environmental Exposure                                 |    |
| Soldering Recommendations                              |    |
| Mechanical Drawings                                    | 35 |
| Mechanical Drawings                                    | 35 |
| Cover Glass                                            |    |
| Cover Glass Transmission                               |    |
| Quality Assurance and Reliability                      |    |
| Quality Strategy                                       |    |
| Replacement                                            | 28 |
| Liability of the Supplier<br>Liability of the Customer |    |
| Liability of the Customer                              |    |
| Test Data Retention                                    |    |
| Mechanical                                             |    |
| Warning: Life Support Applications Policy              |    |
| Revision Changes                                       |    |

# TABLE OF FIGURES

| . 6 |
|-----|
| .8  |
| 10  |
| 13  |
| 14  |
| 15  |
| 16  |
| 17  |
| 18  |
| 20  |
| 23  |
| 24  |
| 25  |
| 26  |
| 27  |
| 28  |
| 29  |
| 30  |
| 31  |
| 32  |
| 35  |
| 36  |
| 37  |
| 37  |
|     |



#### SUMMARY SPECIFICATION

#### KODAK KAI-0330 IMAGE SENSOR

#### 648 (H) X 484 (V) PROGRESSIVE SCAN INTERLINE CCD IMAGE SENSOR

#### DESCRIPTION

The KODAK KAI-0330 Image Sensor is a high performance, low cost, progressive scan  $648(H) \times 484(V)$  (1/2" optical format) Interline CCD Image Sensor designed specifically for demanding machine vision, surveillance, and computer input imaging applications.

Available in both single- and dual-output configurations, frame rates up to 120 Hz are available, providing the ability to design an image capture device that is up to 4X faster than traditional CCD image sensors. In addition, our  $9\mu$ m square pixels with micolenses and antiblooming structure provide high sensitivity and excellent specular reflection blooming control. Coupled with the additional benefits of electronic shutter, rapid clearing of horizontal lines for faster sub-region readout, and availability in color and monochrome configurations, this sensor is an ideal choice for your challenging imaging applications.

#### FEATURES

- Front Illuminated Interline Architecture
- Progressive Scan
- Electronic Shutter
- Integral RGB Color Filter Array (optional)
- On-Chip Dark Reference Pixels
- Low Dark Current
- Dual Output Shift Registers
- Antiblooming Protection
- Negligible Lag
- Low Smear

#### APPLICATIONS

• Industrial Imaging



| Parameter                                                          | Typical Value                                               |  |
|--------------------------------------------------------------------|-------------------------------------------------------------|--|
| Architecture                                                       | Interline CCD; Progressive Scan                             |  |
| Total Number of Pixels                                             | 680 (H) x 496 (V)                                           |  |
| Number of Effective Pixels                                         | 648 (H) x 484 (V)                                           |  |
| Number of Active Pixels                                            | 648 (H) x 484 (V)                                           |  |
| Pixel Size                                                         | 9.0 μm (H) x 9.0 μm (V)                                     |  |
| Active Image Size                                                  | 5.832 mm (H) x 4.356 mm (V)<br>7.28 mm (diagonal) ½" format |  |
| Aspect Ratio                                                       | 4:3                                                         |  |
| Number of Outputs                                                  | 1 or 2                                                      |  |
| Saturation Signal                                                  | 30,000 electrons                                            |  |
| Output Sensitivity                                                 | 11.5 μV/e                                                   |  |
| Quantum Efficiency KAI-0330-ABA<br>(490 nm)                        | 36%                                                         |  |
| Quantum Efficiency KAI-0330-CBA<br>R(620 nm), G(530 nm), B(460 nm) | 25%, 26%, 32%                                               |  |
| Total Sensor Noise                                                 | 0.5 mV rms                                                  |  |
| Dynamic Range                                                      | 57 dB                                                       |  |
| Dark Current                                                       | <0.5 nA/cm <sup>2</sup>                                     |  |
| Dark Current Doubling Temperature                                  | 8° C                                                        |  |
| Charge Transfer Efficiency                                         | .99999                                                      |  |
| Blooming Suppression                                               | >100X                                                       |  |
| Smear                                                              | .01%                                                        |  |
| Image Lag                                                          | Negligible                                                  |  |
| Maximum Data Rate                                                  | 30 MHz                                                      |  |
| Package                                                            | 20 pin cerDIP                                               |  |
| Cover Glass                                                        | Clear Glass                                                 |  |

Parameters above are specified at T = 40° C unless otherwise noted



# ORDERING INFORMATION

| Catalog |                                   |                                                                        |               |
|---------|-----------------------------------|------------------------------------------------------------------------|---------------|
| Number  | Product Name                      | Description                                                            | Marking Code  |
| 4H0777  | KAI- 0330-AAA-CP-AE-Dual Output   | Monochrome, No Microlens, CERDIP Package (sidebrazed),                 | KAI-0330D     |
| 4110777 | KAI- 0550-AAA-CF-AL-Dual Output   | Taped Clear Cover Glass, no coatings, Engineering Grade, Dual Output   | Serial Number |
| 4H0776  | KAI- 0330-AAA-CP-BA-Dual Output   | Monochrome, No Microlens, CERDIP Package (sidebrazed),                 | KAI-0330D     |
| 40770   | KAI- 0550-AAA-CP-BA-Dual Oulpul   | Taped Clear Cover Glass, no coatings, Standard Grade, Dual Output      | Serial Number |
| 4H0786  | KAI- 0330-ABA-CB-AA-Single Output | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),        | KAI-0330SM    |
| 40700   | KAI- 0350-ABA-CB-AA-Single Output | Clear Cover Glass (no coatings), Standard Grade, Single Output         | Lot Number    |
| 4H0773  | KAI- 0330-ABA-CB-AE-Dual Output   | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),        | KAI-0330DM    |
| 4110773 | KAI- 0550-ABA-CB-AL-Dual Output   | Clear Cover Glass (no coatings), Engineering Grade, Dual Output        | Serial Number |
| 4H0772  | KAI- 0330-ABA-CB-BA-Dual Output   | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),        | KAI-0330DM    |
| 400772  | KAI- 0550-ABA-CB-BA-Dual Oulput   | Clear Cover Glass (no coatings), Standard Grade, Dual Output           | Serial Number |
| 4H0779  | KAI- 0330-CBA-CB-AE-Dual Output   | Color (Bayer RGB), Telecentric Microlens, CERDIP Package (sidebrazed), | KAI-0330DCM   |
| 40777   | KAI- 0550-CBA-CB-AE-Dual Oulpul   | Clear Cover Glass (no coatings), Engineering Grade, Dual Output        | Serial Number |
| 4H0778  | KAI- 0330-CBA-CB-BA-Dual Output   | Color (Bayer RGB), Telecentric Microlens, CERDIP Package (sidebrazed), | KAI-0330DCM   |
| 400//8  | NAI- 0330-00A-00-BA-Dual Oulpul   | Clear Cover Glass (no coatings), Standard Grade, Dual Output           | Serial Number |
| 4H0284  | KEK-4H0284-KAI-0330-12-30         | Evaluation Board (Complete Kit)                                        | n/a           |

Please see the User's Manual (MTD/PS-0340) for information on the Evaluation Kit for this part.

Please see ISS Application Note "Product Naming Convention" (MTD/PS-0892) for a full description of naming convention used for KODAK image sensors.

#### Address all inquiries and purchase orders to:

Image Sensor Solutions Eastman Kodak Company Rochester, New York 14650-2010

Phone: (585) 722-4385 Fax: (585) 477-4947 E-mail: <u>imagers@kodak.com</u>

Kodak reserves the right to change any information contained herein without notice. All information furnished by Kodak is believed to be accurate.



# **DEVICE DESCRIPTION**

# ARCHITECTURE





The KAI-0330 consists of 648 x 484 photodiodes, 680 vertical (parallel) CCD shift registers (VCCDs), and dual 496 pixel horizontal (serial) CCD shift registers (HCCDs) with independent output structures. The device can be operated in either single or dual line mode. The

advanced, progressive-scan architecture of the device allows the entire image area to be read out in a single scan. The active pixels are surrounded by an additional 32 columns and 12 rows of light-shielded dark reference pixels.



#### IMAGE ACQUISITION

An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the individual silicon photodiodes. These photoelectrons are collected locally by the formation of potential wells at each photosite. Below photodiode saturation, the number of photoelectrons collected at each pixel is linearly dependent on light level and exposure time and nonlinearly dependent on wavelength. When the photodiode's charge capacity is reached, excess electrons are discharged into the substrate to prevent blooming.

#### CHARGE TRANSPORT

The accumulated or integrated charge from each photodiode is transported to the output by a three-step process. The charge is first transported from the photodiodes to the VCCDs by applying a large positive voltage to the phase-one vertical clock ( $\phi$ V1). This reads out every row, or line, of photodiodes into the VCCDs.

The charge is then transported from the VCCDs to the HCCDs line by line. Finally, the HCCDs transport these rows of charge packets to the output structures pixel by pixel. On each falling edge of the horizontal clock,  $\phi$ H2, these charge packets are dumped over the output gate (OG, Figure 2) onto the floating diffusion (FDA and FDB, Figure 2).

Both the horizontal and vertical shift registers use traditional two-phase complementary clocking for charge transport. Transfer to the HCCDs begins when  $\phi$ V2 is clocked high and then low (while holding  $\phi$ H1A high) causing charge to be transferred from  $\phi$ V1 to  $\phi$ V2 and subsequently into the A HCCD. The A register can now be read out in single line mode. If it is desired to operate the device in a dual line readout mode for higher frame rates, this line is transferred into the B HCCD by clocking  $\phi$ H1A to a low state, and  $\phi$ H1B to a high state while holding  $\phi$ H2 low. After  $\phi$ H1A is returned to a high state, the next line can be transferred into the A HCCD. After this clocking sequence, both HCCDs are read out in parallel.

The charge capacity of the horizontal CCDs is slightly more than twice that of the vertical CCDs. This feature allows the user to perform two-to-one line aggregation in the charge domain during V-to-H transfer. This device is also equipped with a fast dump feature that allows the user to selectively dump complete lines (or rows) of pixels at a time. This dump, or line clear, is also accomplished during the V-to-H transfer time by clocking the fast dump gate.



#### **OUTPUT STRUCTURE**

Charge packets contained in the horizontal register are dumped pixel by pixel, onto the floating diffusion output node whose potential varies linearly with the quantity of charge in each packet. The amount of potential change is determined by the expression  $\Delta V fd = \Delta Q/C fd$ . A threestage source-follower amplifier is used to buffer this signal voltage off chip with slightly less than unity gain. The translation from the charge domain to the voltage domain is quantified by the output sensitivity or charge to voltage conversion in terms of  $\mu$ V/e<sup>-</sup>. After the signal has been sampled off-chip, the reset clock ( $\phi$ R) removes the charge from the floating diffusion and resets its potential to the reset-drain voltage (VRD).



Figure 2: Output Structure

Note: for the single output version, VoutB is not active



#### ELECTRONIC SHUTTER

The KAI-0330 provides a structure for the prevention of blooming which may be used to realize a variable exposure time as well as performing the anti-blooming function. The anti-blooming function limits the charge capacity of the photodiode by draining excess electrons vertically into the substrate (hence the name Vertical Overflow Drain or VOD). This function is controlled by applying a large potential to the device substrate (device terminal SUB). If a sufficiently large voltage pulse (VES ≈ 40V) is applied to the substrate, all photodiodes will be emptied of charge through the substrate, beginning the integration period. After returning the substrate voltage to the nominal value, charge can accumulate in the diodes and the charge packet is subsequently readout onto the VCCD at the next occurrence of the high level on  $\phi$ V1. The integration time is then the time between the falling edges of the substrate shutter pulse and  $\phi$ V1. This scheme allows electronic variation of the exposure time by a variation in the clock timing while maintaining a standard video frame rate.

Application of the large shutter pulse must be avoided during the horizontal register readout or an image artifact will appear due to feedthrough. The shutter pulse VES must be "hidden" in the horizontal retrace interval. The integration time is changed by skipping the shutter pulse from one horizontal retrace interval to another.

The smear specification is not met under electronic shutter operation. Under constant light intensity and spot size, if the electronic exposure time is decreased, the smear signal will remain the same while the image signal will decrease linearly with exposure. Smear is quoted as a percentage of the image signal and so the percent smear will increase by the same factor that the integration time has decreased. This effect is basic to interline devices.



#### PHYSICAL DESCRIPTION

#### Pin Description and Device Orientation



Figure 3: Pinout Diagram Top View

| PIN NO.   | SYMBOL       | DESCRIPTION                              | Notes |
|-----------|--------------|------------------------------------------|-------|
| 1         | VoutA        | Video Output Channel A                   |       |
| 2         | Vss/0G       | Output Amplifier Return and OG           |       |
| 3         | φR           | Reset Clock                              |       |
| 4         | Vrd          | Reset Drain                              |       |
| 5         | VoutB        | Video Output Channel B                   | 1     |
| 6,8,13,16 | Vwell        | P-Well (Ground)                          |       |
| 7         | φH2          | A & B Horizontal CCD Clock - Phase 2     |       |
| 9         | φH1B         | B Horizontal CCD Clock - Phase 1         |       |
| 10,11     | Vsub         | Substrate                                |       |
| 12        | φH1A         | A Horizontal CCD Clock - Phase 1         |       |
| 14        | <b>φ</b> V10 | Vertical CCD Clock - Phase 1, odd field  | 2     |
| 15        | φV1E         | Vertical CCD Clock - Phase 1, even field | 2     |
| 17        | φV2E         | Vertical CCD Clock - Phase 2, even field | 3     |
| 18        | φV20         | Vertical CCD Clock - Phase 2, odd field  | 3     |
| 19        | FDG          | Fast Dump Gate                           |       |
| 20        | VDD          | Output Amplifier Supply                  |       |

Notes:

1. For the single output version, VoutB is not active

2. Pins 14 and 15 must be connected together - only 1 Phase 1 clock driver is required.

3. Pins 17 and 18 must be connected together - only 1 Phase 2 clock driver is required.



#### **IMAGING PERFORMANCE**

All the following values were derived using nominal operating conditions using the recommended timing. Unless otherwise stated, readout time = 40ms, integration time = 40ms and sensor temperature = 40°C. Correlated double sampling of the output is assumed and recommended. Many units are expressed in electrons, to convert to voltage, multiply by the amplifier sensitivity.

Defects are excluded from the following tests and the signal output is referenced to the dark pixels at the end of each line unless otherwise specified.

#### ELECTRO-OPTICAL FOR KAI-0330-CBA

| SYMBOL          | PARAMETER                                       | MIN. | NOM.  | MAX. | UNITS              | NOTES |
|-----------------|-------------------------------------------------|------|-------|------|--------------------|-------|
| FF              | Optical Fill Factor                             |      | 55.0  |      | %                  |       |
| Esat            | Saturation Exposure                             |      | 0.046 |      | µJ/cm <sup>2</sup> | 1     |
| QEr             | Red Peak Quantum Efficiency $\lambda$ = 620nm   |      | 25    |      | %                  | 2     |
| QEg             | Green Peak Quantum Efficiency $\lambda$ = 530nm |      | 26    |      | %                  | 2     |
| QEb             | Blue Peak Quantum Efficiency $\lambda$ = 460nm  |      | 32    |      | %                  | 2     |
| R <sub>gs</sub> | Green Photoresponse Shading                     |      | 6     |      | %                  | 4     |
| PRNU            | Photoresponse Non-uniformity                    |      | 5.0   |      | р-р %              | 3     |
| PRNL            | Photoresponse Non-linearity                     |      | 5.0   |      | %                  |       |
|                 | Amplifier Sensitivity                           |      | 11.5  |      | μV/e⁻              |       |

Notes:

1. For  $\lambda$  = 530nm wavelength, and Vsat = 350mV.

2. Refer to typical values from Figure 4: Nominal KAI-0330-CBA Spectral Response.

3. Under uniform illumination with output signal equal to 280 mV.

4. This is the global variation in chip output for green pixels across the entire chip.

5. It is recommended to use low pass filter with  $\lambda_{cut-off}$  at ~ 680nm for high performance.

#### ELECTRO-OPTICAL FOR KAI-0330-ABA

| SYMBOL | PARAMETER                    | MIN. | NOM.  | MAX. | UNITS              | NOTES |
|--------|------------------------------|------|-------|------|--------------------|-------|
| FF     | Optical Fill Factor          |      | 55.0  |      | %                  |       |
| Esat   | Saturation Exposure          |      | 0.037 |      | µJ/cm <sup>2</sup> | 1     |
| QE     | Peak Quantum Efficiency      |      | 36    |      | %                  | 2     |
| PRNU   | Photoresponse Non-uniformity |      | 5.0   |      | р-р %              | 3     |
| PRNL   | Photoresponse Non-linearity  |      | 5.0   |      | %                  |       |

Notes:

1. For  $\lambda = 550$  mw avelength, and Vsat = 350 mV.

2. Refer to typical values from Figure 5: Nominal KAI-0330-ABA Spectral Response.

3. Under uniform illumination with output signal equal to 280 mV.



# CCD IMAGE SPECIFICATIONS

| SYMBOL         | PARAMETER                  | MIN. | NOM.    | MAX. | UNITS | NOTES |
|----------------|----------------------------|------|---------|------|-------|-------|
| Vsat           | Output Saturation Voltage  |      | 350     |      | mV    | 1,2,8 |
| l <sub>d</sub> | Dark Current               |      |         | 0.5  | nA    |       |
| DCDT           | Dark Current Doubling Temp | 7    | 8       | 10   | °C    |       |
| CTE            | Charge Transfer Efficiency |      | 0.99999 |      |       | 2,3   |
| f <sub>H</sub> | Horizontal CCD Frequency   |      |         | 30   | MHz   | 4     |
| IL             | Image Lag                  |      |         | 100  | e⁻    | 5     |
| Xab            | Blooming Margin            |      | 100     |      |       | 6,8   |
| Smr            | Vertical Smear             |      | 0.01    |      | %     | 7     |

Notes:

1. Vsat is the green pixel mean value at saturation as measured at the output of the device with Xab=1. Vsat can be varied by adjusting Vsub.

2. Measured at sensor output.

3. With stray output load capacitance of  $C_1 = 10 \text{ pF}$  between the output and AC ground.

4. Using maximum CCD frequency and/or minimum CCD transfer times may compromise performance.

5. This is the first field decay lag measured by strobe illuminating the device at (Hsat,Vsat), and by then measuring the subsequent frame's average pixel output in the dark.

6. Xab represents the increase above the saturation-irradiance level (Hsat) that the device can be exposed to before blooming of the vertical shift register will occur. It should also be noted that Vout rises above Vsat for irradiance levels above Hsat, as shown in Figure 7.

7. Measured under 10% (~ 100 lines) image height illumination with white light source and without electronic shutter operation and below Vsat.

8. It should be noted that there is trade off between Xab and Vsat.

### OUTPUT AMPLIFIER (a $V_{DD}$ = 15V, $V_{SS}$ = 0.0V

| SYMBOL | PARAMETER                  | MIN. | NOM. | MAX. | UNITS | NOTES |
|--------|----------------------------|------|------|------|-------|-------|
| Vodc   | Output DC Offset           |      | 7    | _    | V     | 1,2   |
| Pd     | Power Dissipation          |      | 55   |      | mW    | 3     |
| f      | Output Amplifier Bandwidth |      | 140  |      | MHz   | 1,4   |
| CL     | Off-Chip Load              |      |      | 10   | рF    |       |

Notes:

1. Measured at sensor output with constant current load of I<sub>out</sub> = 5mA per output.

2. Measured with VRD = 9V during the floating-diffusion reset interval, ( $\phi$ R high), at the sensor output terminals.

3. Both channels.

4. With stray output load capacitance of  $C_1$  = 10 pF between the output and AC ground.

#### GENERAL

| SYMBOL     | PARAMETER          | MIN. | NOM. | MAX. | UNITS   | NOTES |
|------------|--------------------|------|------|------|---------|-------|
| Vn - total | Total Sensor Noise |      | 0.5  |      | mV, rms | 1     |
| DR         | Dynamic Range      |      |      | 58   | dB      | 2     |

Notes:

1. Includes amplifier noise and dark current shot noise at data rates of 10MHz. The number is based on the full bandwidth of the amplifier. It can be reduced when a low pass filter is used.

2. Uses 20LOG(Vsat/Vn - total) where Vsat refers to the output saturation signal.



# **TYPICAL PERFORMANCE CURVES**

### COLOR WITH MICROLENS QUANTUM EFFICIENCY



Figure 4: Nominal KAI-0330-CBA Spectral Response





# MONOCHROME WITH MICROLENS QUANTUM EFFICIENCY

Figure 5: Nominal KAI-0330-ABA Spectral Response

# ANGULAR QUANTUM EFFICIENCY

Monochrome with Microlens



Figure 6: Angular Dependence on Quantum Efficiency

For the curve marked "Horizontal", the incident light angle is varied in a plane parallel to the HCCD. For the curve marked "Vertical", the incident light angle is varied in a plane parallel to the VCCD.



# TYPICAL PHOTORESPONSE



Figure 7: Typical KAI-0330 Photoresponse



# SATURATION SIGNAL VERSUS SUBSTRATE VOLTAGE



Figure 8: Example of Vsat versus Vsub

As Vsub is decreased, Vsat increases and anti-blooming protection decreases. As Vsub is increased, Vsat decreases and anti-blooming protection increases.



# FRAME RATE



Figure 9: Frame Rate versus Horizontal Clock Frequency



# **DEFECT DEFINITIONS**

#### **OPERATIONAL CONDITIONS**

| Description          | Symbol               | Condition |
|----------------------|----------------------|-----------|
| Junction Temperature | Τ <sub>i</sub>       | 40°C      |
| Integration Time     | t <sub>int</sub>     | 40 msec   |
| Readout Rate         | t <sub>readout</sub> | 40 msec   |

#### SPECIFICATIONS

| Point [ | Defects | Cluster | Column  |
|---------|---------|---------|---------|
| Major   | Minor   | Defects | Defects |
| ≤2      | ≤15     | 0       | 0       |

| Defect Type           | Defect Definition                                                                                                                                                                                                                  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Major Defective Pixel | A pixel whose signal deviates by more than 25 mV from the mean value of all active pixels under dark field condition or by more than 15% from the mean value of all active pixels under uniform illumination at 80% of saturation. |
| Minor Defective Pixel | A pixel whose signal deviates by more than 6mV from the mean value of all active pixels under dark field condition.                                                                                                                |
| Point Defect          | An isolated defective pixel.                                                                                                                                                                                                       |
| Cluster Defect        | A group of 2 to 4 contiguous major defective pixels.                                                                                                                                                                               |
| Column Defect         | A group of more than 4 contiguous major defective pixels along a single column or row.                                                                                                                                             |

Note: No row defects are allowed.



# OPERATION

# ABSOLUTE MAXIMUM RATINGS

| RATING                       | DESCRIPTION                             | MIN. | MAX. | UNITS | NOTES |
|------------------------------|-----------------------------------------|------|------|-------|-------|
| Temperature<br>(@ 10% ±5%RH) | Operation Without Damage                | -50  | +70  | °C    |       |
|                              | SUB-WELL                                | 0    | +40  | V     | 1     |
|                              | VRD,VDD,0G&VSS-WELL                     | 0    | +15  | V     | 2     |
|                              | VOUTA & VOUTB – WELL                    | 0    | +15  | V     | 2     |
| Valtara                      | φV1 - φV2                               | -12  | +20  | V     | 2     |
| Voltage<br>(Between Pins)    | фН1А, фН1В - фН2                        | -12  | +15  | V     | 2     |
| (Detween Fins)               | φΗ1Α, φΗ1Β, φΗ2, FDG - φV2              | -12  | +15  | V     | 2     |
|                              | φH2 - OG & VSS                          | -12  | +15  | V     | 2     |
|                              | φR – SUB                                | -20  | 0    | V     | 1,2,4 |
|                              | All Clocks – WELL                       | -12  | +15  | V     | 2     |
| Current                      | Output Bias Current (I <sub>out</sub> ) |      | 10   | mA    | 3     |

Notes:

1. Under normal operating conditions the substrate voltage should be above +7V, but may be pulsed to 40 V for electronic shuttering.

2. Care must be taken in handling so as not to create static discharge which may permanently damage the device.

3. Per Output. I<sub>out</sub> affects the band-width of the outputs.

4. φR should never be more positive than VSUB.

# DC OPERATING CONDITIONS

| SYMBOL | DESCRIPTION                     | MIN. | NOM. | MAX. | UNITS | PIN IMPEDANCE <sup>5</sup> | NOTES |
|--------|---------------------------------|------|------|------|-------|----------------------------|-------|
| VRD    | Reset Drain                     | 8.5  | 9    | 9.5  | V     | 5pF, >1.2MΩ                |       |
| IRD    | Reset Drain Current             |      | 0.2  |      | mA    |                            |       |
| VSS    | Output Amplifier Return & OG    |      | 0    |      | V     | 30pF, >1.2MΩ               |       |
| ISS    | Output Amplifier Return Current |      | 5    |      | mA    |                            |       |
| VDD    | Output Amplifier Supply         | 12   | 15.0 | 15.5 | V     | 30pF, >1.2MΩ               |       |
| lout   | Output Bias Current             |      | 5    | 10   | mA    |                            | 4     |
| WELL   | P-well                          | _    | 0.0  |      | V     | Common                     | 1     |
| GND    | Ground                          |      | 0.0  |      | V     |                            | 1     |
| FDG    | Fast Dump Gate                  | -5.5 | -5.0 | -4.5 | V     | 20pF, >1.2MΩ               | 2     |
| SUB    | Substrate                       | 7    | Vsub | 15   | V     | 1nF, >1.2MΩ                | 3     |

Notes:

1. The WELL and GND pins should be connected to P-well ground.

2. The voltage level specified will disable the fast dump feature.

3. This pin may be pulsed to Ves=40V for electronic shuttering

4. Per output. Note also that I<sub>out</sub> affects the bandwidth of the outputs.

5. Pins shown with impedances greater than 1.2 M $\Omega$  are expected resistances. These pins are only verified to 1.2 M $\Omega$ .

6. The operating levels are for room temperature operation. Operation at other temperatures may or may not require adjustments of these voltages.



Figure 10: Recommended Output Structure Load Diagram



# AC CLOCK LEVEL CONDITIONS

| SYMBOL            | DESCRIPTION                                                                                                  | Level | Min.  | NOM. | MAX. | UNITS | PIN IMPEDANCE   |
|-------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|------|------|-------|-----------------|
|                   |                                                                                                              | Low   | -10.0 | -9.5 | -9.0 | V     |                 |
| φV1               | Vertical CCD Clock                                                                                           | Mid   | 0.0   | 0.2  | 0.4  | V     | 25nF, >1.2MΩ    |
|                   |                                                                                                              | High  | 8.5   | 9.0  | 9.5  | V     |                 |
| φV2               | Vertical CCD Clock                                                                                           | Low   | -10.0 | -9.5 | -9.0 | V     | 25nF, >1.2MΩ    |
| ψv∠               | Vertical CCD Clock                                                                                           | High  | 0.0   | 0.2  | 0.4  | V     | 2011F, >1.21MS2 |
| al 11 A           | ∮1 Horizontal CCD A Clock                                                                                    | Low   | -7.5  | -7.0 | -6.5 | V     | 100pE + 1 2MO   |
| φητα              | φH1A φ1 Horizontal CCD A Clock                                                                               |       | 2.5   | 3.0  | 3.5  | V     | 100pF, > 1.2MΩ  |
| фН1В <sup>4</sup> | \$\$\overline{1}\$ \$\$\overline{1}\$ \$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$ | Low   | -7.5  | -7.0 | -6.5 | V     | 100pF, > 1.2MΩ  |
| φH1B <sup>4</sup> | ♦1 Horizontal CCD B Clock                                                                                    | Low   | -7.5  | -7.0 | -6.5 | V     | 100pE + 1 2MO   |
| φπισ              | (dual register mode)                                                                                         | High  | 2.5   | 3.0  | 3.5  | V     | 100pF, > 1.2MΩ  |
| фH2               | ∳2 Horizontal CCD Clock                                                                                      | Low   | -7.5  | -7.0 | -6.5 | V     | 125-F 1 2MO     |
| φHZ               | φ2 Horizontal CCD Clock                                                                                      | High  | 2.5   | 3.0  | 3.5  | V     | 125pF, > 1.2MΩ  |
|                   |                                                                                                              | Low   | -6.5  | -6.0 | -5.5 | V     | E=E . 1.2MO     |
| φR                | Reset Clock                                                                                                  | High  | -0.5  | 0.0  | 0.5  | V     | 5pF, > 1.2MΩ    |
|                   | Fact Dump Cate Clask                                                                                         | Low   | -5.5  | -5.0 | -4.5 | V     | 20pE + 1 2MO    |
| φFDG <sup>3</sup> | Fast Dump Gate Clock                                                                                         | High  | 4.5   | 5.0  | 5.5  | V     | 20pF, > 1.2MΩ   |

Notes:

1. The AC and DC operating levels are for room temperature operation. Operation at other temperatures may or may not require adjustments of these voltages.

2. Pins shown with impedances greater than 1.2 M $\Omega$  are expected resistances. These pins are only verified to 1.2 M $\Omega$ .

3. When not used, refer to DC operating condition.

4. For single register mode, set  $\phi$ H1B to -7.0 volts at all times rather than clocking it.

This device is suitable for a wide range of applications requiring a variety of different operating conditions. Consult Eastman Kodak in those situations in which operating conditions meet or exceed minimum or maximum levels.



### TIMING

# REQUIREMENT AND CHARACTERISTICS

| SYMBOL                       | DESCRIPTION                              | MIN | NOM | MAX | UNITS | NOTES | FIGURE    |
|------------------------------|------------------------------------------|-----|-----|-----|-------|-------|-----------|
| t∳R                          | Reset Pulse Width                        |     | 10  |     | nsec  |       | Figure 13 |
| tes                          | Electronic Shutter Pulse Width           | 10  | 25  |     | µsec  |       | Figure 14 |
| t int                        | Integration Time                         | 0.1 |     |     | msec  | 1     | Figure 14 |
| t øVh                        | Photodiode to VCCD Transfer Pulse Width  | 4   | 5   |     | μsec  | 2     | Figure 11 |
| t cd                         | Clamp Delay                              |     | 15  |     | nsec  |       | Figure 13 |
| tcp                          | Clamp Pulse Width                        |     | 15  |     | nsec  |       | Figure 13 |
| t sd                         | Sample Delay                             |     | 35  |     | nsec  |       | Figure 13 |
| t sp                         | Sample Pulse Width                       |     | 15  |     | nsec  |       | Figure 13 |
| t rd                         | Vertical Readout Delay                   | 10  |     |     | μsec  |       | Figure 11 |
| t <b></b>                    | φV1, φV2 Pulse Width                     | 2   | 2.5 |     | μsec  |       | Figure 12 |
| Clock Frequency t <b>ø</b> H | фН1А, фН1В, фН2                          |     |     | 30  | MHz   |       | Figure 13 |
| t øAB                        | Line A to Line B Transfer Pulse Width    | 2   | 2.5 |     | μsec  |       | Figure 16 |
| t <b></b> Hd                 | Horizontal Delay                         | 2   | 2.5 |     | μsec  |       | Figure 12 |
| t øVd                        | Vertical Delay                           | 25  |     |     | nsec  |       | Figure 12 |
| t øHVES                      | Horizontal Delay with Electronic Shutter | 1   |     |     | µsec  |       | Figure 14 |

Notes:

1. Integration time varies with shutter speed. It is to be noted that smear increases when integration time decreases below readout time (frame time). Photodiode dark current increases when integration time increases, while CCD dark current increases with readout time (frame time).

2. Antiblooming function is off during photodiode to VCCD transfer.





### FRAME TIMING - SINGLE REGISTER READOUT

Figure 11: Frame Timing - Single Register Readout

Note: When no electronic shutter is used, the integration time is equal to the frame time.



### LINE TIMING - SINGLE REGISTER READOUT





Figure 12: Line Timing - Single Register Output





# PIXEL TIMING - SINGLE REGISTER READOUT

Figure 13: Pixel Timing Diagram - Single Register Readout



# ELECTRONIC SHUTTER TIMING - SINGLE REGISTER READOUT



#### Bectronic Shutter - Placement



#### **Bectronic Shutter - Operating Voltages**

| VEC (9 D) |          |   | Ves      |         |      |
|-----------|----------|---|----------|---------|------|
| Pofemace. | Vsub     | I |          | <u></u> | <br> |
| Reference | <b>,</b> |   | <b>v</b> |         | <br> |

Figure 14: Electronic Shutter Timing Diagram - Single Register Readout





### FRAME TIMING - DUAL REGISTER READOUT

Figure 15: Frame Timing - Dual Register Readout

Note : When no electronic shutter is used, the integration time is equal to the frame time.



### LINE TIMING - DUAL REGISTER READOUT



🖾 Empty Shift Register Phases 🔲 Dark Reference Pixels 🗌 Photoactive Pixels

Figure 16: Line Timing - Dual Register Output





# PIXEL TIMING - DUAL REGISTER READOUT

Figure 17: Pixel Timing Diagram - Dual Register Readout



# FAST DUMP TIMING - REMOVING FOUR LINES



Figure 18: Fast Line Dump Timing - Removing Four Lines



# BINNING - TWO TO ONE LINE BINNING



Figure 19: Binning - 2 to 1 Line Binning



### TIMING - SAMPLE VIDEO WAVEFORM



Figure 20: Sample Video Waveform at 5MHz



# STORAGE AND HANDLING

# CLIMATIC REQUIREMENTS

| Item                       | Description | Min.              | Max.              | Units | Conditions                               | Notes |
|----------------------------|-------------|-------------------|-------------------|-------|------------------------------------------|-------|
| Operation to Specification | Temperature | -25               | +40               | ٥C    | @ 10% <sup>±</sup> 5% RH                 | 1, 2  |
| operation to specification | Humidity    | 10 <sup>±</sup> 5 | 86±5              | %RH   | @ 36 <sup>±</sup> 2 <sup>0</sup> C Temp. | 1, 2  |
| Storage                    | Temperature | -55               | +70               | оC    | @ 10% ±5%RH                              | 2,4   |
| Storage                    | Humidity    |                   | 95 <sup>±</sup> 5 | %RH   | @ 49 <sup>±</sup> 2 <sup>0</sup> C Temp. | 2,4   |

Notes

1. The image sensor shall meet the specifications of this document while operating at these conditions.

2. The tolerance on all relative humidity values is provided due to limitations in measurement instrument accuracy.

3. The image sensor shall continue to function but not necessarily meet the specifications of this document while operating at the specified conditions.

4. The image sensor shall meet the specifications of this document after storage for 15 days at the specified conditions.



### ESD

- This device contains limited protection against Electrostatic Discharge (ESD). CCD image sensors can be damaged by electrostatic discharge. Failure to do so may alter device performance and reliability.
- Devices should be handled in accordance with strict ESD procedures for Class 0 (<250V per JESD22 Human Body Model test), or Class A (<200V JESD22 Machine Model test) devices.</li>

Devices are shipped in static-safe containers and should only be handled at static-safe workstations.

- See Application Note MTD/PS-0224 "Electrostatic Discharge Control for Image Sensors" for proper handling and grounding procedures. This application note also contains recommendations for workplace modifications for the minimization of electrostatic discharge.
- 4. Store devices in containers made of electroconductive materials.

### COVER GLASS CARE AND CLEANLINESS

- 1. The cover glass is highly susceptible to particles and other contamination. Perform all assembly operations in a clean environment.
- 2. Touching the cover glass must be avoided
- Improper cleaning of the cover glass may damage these devices. Refer to Application Note MTD/PS-0237 "Cover Glass Cleaning for Image Sensors"

#### ENVIRONMENTAL EXPOSURE

- Do not expose to strong sun light for long periods of time. The color filters and/or microlenses may become discolored. Long time exposures to a static high contrast scene should be avoided. The image sensor may become discolored and localized changes in response may occur from color filter/microlens aging.
- 2. Exposure to temperatures exceeding the absolute maximum levels should be avoided for storage and operation. Failure to do so may alter device performance and reliability.
- 3. Avoid sudden temperature changes.
- Exposure to excessive humidity will affect device characteristics and should be avoided. Failure to do so may alter device performance and reliability.
- 5. Avoid storage of the product in the presence of dust or corrosive agents or gases.

Long-term storage should be avoided. Deterioration of lead solderability may occur. It is advised that the solderability of the device leads be re-inspected after an extended period of storage, over one year.

#### SOLDERING RECOMMENDATIONS

- 1. The soldering iron tip temperature is not to exceed 370°C. Failure to do so may alter device performance and reliability.
- Flow soldering method is not recommended. Solder dipping can cause damage to the glass and harm the imaging capability of the device. Recommended method is by partial heating. Kodak recommends the use of a grounded 30W soldering iron. Heat each pin for less than 2 seconds duration.



# **MECHANICAL DRAWINGS**

#### COMPLETED ASSEMBLY



Figure 21: Completed Assembly (1 of 2)

#### Notes:

- 1. See Ordering Information for marking code
- 2. Cover glass is visually aligned over die no guarantee of location accuracy





Notes:

Figure 22: Completed Assembly (2 of 2)

- 1. Center of image area is offset from center of package by (0.08, -0.04) mm nominal.
- 2. Die is visually aligned within  $\pm 2^{\circ}$  of any package cavity edge.



# COVER GLASS



Figure 23: Cover Glass Drawing

### COVER GLASS TRANSMISSION



Figure 24: Cover Glass Transmission



# QUALITY ASSURANCE AND RELIABILITY

# QUALITY STRATEGY

All devices will conform to the specifications stated in this document. This is accomplished through a combination of statistical process control and inspection at key points of the production process. Typical specification limits are not guaranteed but provided as a design target. For further information refer to ISS application Note MTD/PS-0292, Quality and Reliability.

### REPLACEMENT

All devices are warranted against failures in accordance with the Terms of Sale. This does not include failure due to mechanical and electrical causes defined as the liability of the customer below.

### LIABILITY OF THE SUPPLIER

A reject is defined as an image sensor that does not meet all of the specifications in this document upon receipt by the customer.

### LIABILITY OF THE CUSTOMER

Damage from mechanical (scratches or breakage), electrostatic discharge (ESD) damage, or other electrical misuse of the device beyond the stated absolute maximum ratings, which occurred after receipt of the sensor by the customer, shall be the responsibility of the customer. Reliability

Information concerning the quality assurance and reliability testing procedures and results are available from the Image Sensor Solutions and can be supplied upon request. For further information refer to ISS Application Note MTD/PS-0292 Quality and Reliability.

#### TEST DATA RETENTION

Image sensors shall have an identifying number traceable to a test file. Test data shall be kept for a period of 2 years after date of delivery.

#### MECHANICAL

The device assembly drawing is provided as a reference. The device will conform to the published package tolerances.

Kodak reserves the right to change any information contained herein without notice. All information furnished by Kodak is believed to be accurate.

#### WARNING: LIFE SUPPORT APPLICATIONS POLICY

Kodak image sensors are not authorized for and should not be used within Life Support Systems without the specific written consent of the Eastman Kodak Company. Product warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.



# **REVISION CHANGES**

| Revision<br>Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0                | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.0                | <ul> <li>Correction to Table 1 Package Pin Assignments. V2E and V20 were incorrectly labeled         Pins were labeled:         Pin 17 V20 Vertical CCD Clock – Phase 2, odd field         Pin 18 V2E Vertical CCD Clock – Phase 2, even field         Correct pin assignments:         Pin 17 V2E Vertical CCD Clock – Phase 2, even field         Pin 17 V2E Vertical CCD Clock – Phase 2, even field         Pin 17 V2E Vertical CCD Clock – Phase 2, even field         Pin 17 V2E Vertical CCD Clock – Phase 2, even field         Pin 18 V20 Vertical CCD Clock – Phase 2, odd field     </li> <li>Corrected topH in:</li> <li>Figure 9:Pixel Timing Diagram – Single Register Readout and</li> <li>Figure 13: Pixel Timing Diagram – Dual Register Readout</li> <li>Incorrect topH was 50 ns (20 MHz)</li> <li>Correct topH value is 33 ns (30 MHz)</li> </ul> |
| 3.0                | <ul> <li>Updated Format</li> <li>Updated Storage and Handling section</li> <li>Updated completed assembly drawings</li> <li>Added cover glass drawing</li> <li>Added cover glass transmission</li> <li>Updated Quality Assurance and Reliability section</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4.0                | • Obsoleted the following part numbers: 4H0774, 4H0775, 4H0780, 4H0781, 4H0782, 4H0783, 4H0784, 4H0785, 4H0787, 4H0788                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



©Eastman Kodak Company, 2008. Kodak and Pixelux are trademarks.